毛片网站在线看_天堂俺去俺来也www久久婷婷_日韩av免费网站_18性欧美xxxⅹ性满足_一区二区三区韩国免费中文网站 _性xx色xx综合久久久xx_999亚洲国产精

嵌入式培訓(xùn)

嵌入式Linux就業(yè)班馬上開課了 詳情點擊這兒

 

上海報名熱線:021-51875830
北京報名熱線:010-51292078
深圳報名熱線:4008699035
南京報名熱線:4008699035
武漢報名熱線:027-50767718
成都報名熱線:4008699035
廣州報名熱線:4008699035
西安報名熱線:4008699035

曙海研發(fā)與生產(chǎn)請參見網(wǎng)址:
www.shanghai66.cn
全英文授課課程(Training in English)

  首 頁  手機(jī)閱讀模式   課程介紹 培訓(xùn)報名  企業(yè)培訓(xùn) 付款方式  研發(fā)&生產(chǎn)  產(chǎn)品展示  關(guān)于我們  聯(lián)系我們  承接項目開發(fā)板商城  講師介紹
嵌入式協(xié)處理器--FPGA
FPGA項目實戰(zhàn)系列課程----
嵌入式OS--4G手機(jī)操作系統(tǒng)
嵌入式協(xié)處理器--DSP
手機(jī)/網(wǎng)絡(luò)/動漫游戲開發(fā)
嵌入式OS-Linux
嵌入式CPU--ARM
嵌入式OS--WinCE
單片機(jī)培訓(xùn)
嵌入式硬件設(shè)計
Altium Designer Layout高速硬件設(shè)計
嵌入式OS--VxWorks
PowerPC嵌入式系統(tǒng)/編譯器優(yōu)化
PLC編程/變頻器/數(shù)控/人機(jī)界面 
開發(fā)語言/數(shù)據(jù)庫/軟硬件測試
3G手機(jī)軟件測試、硬件測試
芯片設(shè)計/大規(guī)模集成電路VLSI
云計算、物聯(lián)網(wǎng)
開源操作系統(tǒng)Tiny OS開發(fā)
小型機(jī)系統(tǒng)管理
其他類
WEB在線客服
南京WEB在線客服
武漢WEB在線客服
西安WEB在線客服
廣州WEB在線客服
QQ號  
shuhaipeixun
QQ號  
1299983702
  雙休日、節(jié)假日及晚上可致電值班電話:021-51875830 值班手機(jī):15921673576/13918613812

值班QQ:shuhaipeixun

值班網(wǎng)頁在線客服,點擊交談:
 
網(wǎng)頁在線客服

 
曙海產(chǎn)品研發(fā)和生產(chǎn)
合作伙伴與授權(quán)機(jī)構(gòu)
現(xiàn)代化的多媒體教室
郵件列表
 
曙海動態(tài)
曙海成功實施奇瑞汽車單片機(jī)開發(fā)企業(yè)培訓(xùn)[2011-4-8]
第89期FPGA應(yīng)用設(shè)計高級培訓(xùn)班圓滿結(jié)業(yè)
[2011-4-3]
第31期iPhone培訓(xùn)班圓滿結(jié)業(yè)
[2011-3-28]
第67期DSP6000系統(tǒng)開發(fā)培訓(xùn)班圓滿結(jié)業(yè)
[2011-3-25]
 
      Synopsys Formality 培訓(xùn)班
   入學(xué)要求

        學(xué)員學(xué)習(xí)本課程應(yīng)具備下列基礎(chǔ)知識:
        ◆ 電路系統(tǒng)的基本概念。

   班級規(guī)模及環(huán)境--熱線:4008699035 手機(jī):15921673576/13918613812( 微信同號)
       為了保證培訓(xùn)效果,增加互動環(huán)節(jié),我們堅持小班授課,每期報名人數(shù)限3到5人,多余人員安排到下一期進(jìn)行。
   上課時間和地點
上課地點:【上海】:同濟(jì)大學(xué)(滬西)/新城金郡商務(wù)樓(11號線白銀路站) 【深圳分部】:電影大廈(地鐵一號線大劇院站)/深圳大學(xué)成教院 【北京分部】:北京中山/福鑫大樓 【南京分部】:金港大廈(和燕路) 【武漢分部】:佳源大廈(高新二路) 【成都分部】:領(lǐng)館區(qū)1號(中和大道) 【沈陽分部】:沈陽理工大學(xué)/六宅臻品 【鄭州分部】:鄭州大學(xué)/錦華大廈 【石家莊分部】:河北科技大學(xué)/瑞景大廈 【廣州分部】:廣糧大廈 【西安分部】:協(xié)同大廈
近開課時間(周末班/連續(xù)班/晚班)
Synopsys Formality 培訓(xùn)班:2025年12月15日..以質(zhì)量求發(fā)展....合作共贏....實用實戰(zhàn)....實戰(zhàn)培訓(xùn)....用心服務(wù)..........--即將開課--............................
   實驗設(shè)備
     ☆資深工程師授課

        ◆外地學(xué)員:代理安排食宿(需提前預(yù)定)
        ☆注重質(zhì)量
        ☆邊講邊練

        ☆合格學(xué)員免費推薦工作

        

        專注高端培訓(xùn)17年,曙海提供的課程得到本行業(yè)的廣泛認(rèn)可,學(xué)員的能力
        得到大家的認(rèn)同,受到用人單位的廣泛贊譽(yù)。

        ★實驗設(shè)備請點擊這兒查看★
   曙 海 新 優(yōu) 惠
       ◆在讀學(xué)生憑學(xué)生證,可優(yōu)惠500元。
   .質(zhì).量.保.障.

        1、培訓(xùn)過程中,如有部分內(nèi)容理解不透或消化不好,可免費在以后培訓(xùn)班中重聽;
        2、培訓(xùn)結(jié)束后免費提供半年的技術(shù)支持,充分保證培訓(xùn)后出效果;
        3、培訓(xùn)合格學(xué)員可享受免費推薦就業(yè)機(jī)會。 。專注高端培訓(xùn)17年,曙海提供的課程得到本行業(yè)的廣泛認(rèn)可,學(xué)員的能力得到大家的認(rèn)同,受到用人單位的廣泛贊譽(yù)。

       Synopsys 軟件培訓(xùn)班(上)
 
第一階段 Synopsys Formality
本課程可幫助IC工程師進(jìn)一步全面系統(tǒng)地理解IC設(shè)計概念與方法。培訓(xùn)將采用Synopsys公司相關(guān)領(lǐng)域的培訓(xùn)教材,培訓(xùn)方式以講課和實驗穿插進(jìn)行。
Overview
This eight-day workshop covers, via lecture and lab, the basics of formal verification. On the first day, students will apply a formal verification flow for:
  • Verifying a design
  • Debugging a failed design
On the second day, students will apply an extended flow in order to:
  • Optimize Formality for common hardware design transformations
  • Increase debugging capability through techniques such as pattern analysis
  • Maximize verification performance
Objectives
At the end of this workshop the student should be able to:
  • Describe where Formality fits in the design flow
  • Read a reference design and the libraries for that design into Formality
  • Read a revised design and the libraries for that design into Formality
  • Set up for verification interactively and with scripts
  • Handle common design transformations for easiest verification
  • Guide Formality in matching names between two designs
  • Verify that two designs are equivalent
  • Debug designs proven not to be equivalent
  • Optimize reads, compare point matching and verification
Audience Profile
Design or Verification engineers who understand traditional functional verification methods, and who want to perform verification more quickly, without using vectors.
Prerequisites
Knowledge of digital logic.
Course Outline
第一部分
  • Introduction
  • Controlling Formality
  • Setting up and running Formality
  • Debugging designs proved not equivalent
第二部分
  • Design transformations and their effect on equivalence checking
  • Advanced debugging
  • Maximizing performance
第二階段 Synopsys Prime Time 1
Overview
This workshop shows you how to maximize your productivity when using PrimeTime. You will validate and enhance run scripts, quickly identify and debug your design violations by generating and interpreting timing reports, remove pessimism with path-based analysis, and generate ECO fixing guidance to downstream tools.
Topics include:
  • Preparing for STA on your design, including investigating and analyzing the clocks that dictate STA results
  • Validating inherited PrimeTime run scripts
  • Leveraging the latest PrimeTime best practices to create new run scripts
  • Identifying opportunities to improve run time
  • Performing static timing analysis
  • Providing ECO fixing guidance to downstream tools
Objectives
At the end of this workshop the student should be able to:
  • Interpret the essential details in a timing report for setup and hold, recovery and removal, and clock-gating setup and hold
  • Generate timing reports for specific paths and with specific details
  • Generate summary reports of the design violations organized by clock, slack, or by timing check
  • Validate, confirm, debug, enhance, and execute a PrimeTime run script
  • Create a PrimeTime run script based on seed scripts from the RMgen utility
  • Identify opportunities to improve run time
  • Create a saved session and subsequently restore the saved session
  • Identify the clocks, where they are defined, and which ones interact on an unfamiliar design
  • Reduce pessimism using path-based analysis
  • Use both a broad automatic flow for fixing setup and hold violations and a manual flow for tackling individual problem paths.
Audience Profile
Design or verification engineers who perform STA using PrimeTime.
Prerequisites
To benefit the most from the material presented in this workshop, students should have:
  • A basic understanding of digital IC design
  • Familiarity with UNIX workstations running X-windows
  • Familiarity with vi, emacs, or other UNIX text editors
Course Outline
第一部分
  • Does your design meet timing?
  • Objects, Attributes, Collections
  • Constraints in a timing report
  • Timing arcs in a timing report
  • Control which paths are reported
第二部分
  • Summary Reports
  • Create a setup file and run script
  • Getting to know your clocks
  • Analysis types and back annotation
第三部分
  • Additional checks and constraints
  • Path-Based Analysis and ECO Flow
  • Emerging Technologies and Conclusion
 
第三階段 Synopsys Prime Time 2
PrimeTime: Debugging Constraints
Overview
This workshop addresses the most time-consuming part of static timing analysis: debugging constraints. The workshop provides a method to identify potential timing problems, identify the cause, and determine the effects of these problems. Armed with this information, students will now be able to confirm that constraints are correct or, if incorrect, will have sufficient information to correct the problem.
Incorrect STA constraints must be identified because they obscure real timing violations and can cause two problems: either the real violations are missed and not reported or violations are reported that are not real, making it difficult to find the real violations hidden among them.
Objectives
At the end of this workshop the student should be able to:
  • Pinpoint the cause and determine the effects of check_timing and report_analysis_coverage warnings
  • Execute seven PrimeTime commands and two custom procedures to trace from the warning to the cause and explore objects in that path
  • Systematically debug scripts to eliminate obvious problems using PrimeTime
  • Independently and fully utilize check_timing and report_analysis_coverage to flag remaining constraint problems
  • Identify key pieces of a timing report for debugging final constraint problems
Audience Profile
Design or Verification engineers who perform STA using PrimeTime
Prerequisites
To benefit the most from the material presented in this workshop, students should have:
  • Have taken PrimeTime 1
OR
Possess equivalent knowledge with PrimeTime including:
  • Script writing using Tcl
  • Reading and linking a design
  • Writing block constraints
  • Generating and interpreting timing reports using report_timing and report_constraint commands
Course Outline
Unit 1: Tools of the Trade
  • Lab 1 A Guided Tour of the Tools of the Trade
  • Lab 2 Choose the Correct Command and Apply It
Unit 2: Complete Qualification of PrimeTime Inputs
  • Lab 3 Find and Debug Potential Constraint Problems
第四階段 TetraMAX 1
Overview
?????? In this two-day workshop, you will learn how use TetraMAX? the Synopsys ATPG Tool, to perform the following tasks:
  • Generate test patterns for stuck-at faults given a scan gate-level design created by DFT Compiler or other tools
  • Describe the test protocol and test pattern timing using STIL
  • Debug DRC and stuck-at fault coverage problems using the Graphical Schematic Viewer
  • Troubleshoot fault coverage problems
  • Save and validate test patterns
  • Troubleshoot simulation failures
  • Diagnose failures on the ATE
This workshop includes an overview of the fundamentals of manufacturing test, including:
  • What is manufacturing test?
  • Why perform manufacturing test?
  • What is a stuck-at fault?
  • What is a scan chain?
?????? This workshop also includes an overview of the Adaptive Scan and Power-Aware APTG features in TetraMAX?
Objectives
At the end of this workshop the student should be able to:
  • Incorporate TetraMAX?ATPG in a design and test methodology that produces desired fault coverage, ATPG vector count and ATPG run-time for a full-scan or almost full-scan design
  • Create a STIL Test Protocol File for a design by using Quick STIL menus or commands, DFT Compiler, or from scratch
  • Use the Graphical Schematic Viewer to analyze and debug warning messages from Design Rule Check or fault coverage problems after ATPG
  • Describe when and how to use at least three options to increase test coverage and/or decrease the number of required test patterns
  • Save test patterns in a proper format for simulation and transfer to an ATE
  • Validate test patterns using Verilog Direct Pattern Validation or MAX Testbench
  • Use TetraMAX diagnosis features to analyze failures on the ATE
Audience Profile
?????? ASIC, ASIC, SoC, or Test Engineers who perform ATPG at the Chip or SoC level
Prerequisites
?????? To benefit the most from the material presented in this workshop, students should have taken the DFT Compiler 1 workshop or possess equivalent knowledge with DFT Compiler and fundamentals of manufacturing test including:
  • Understanding of the differences between manufacturing and design verification testing
  • Stuck-at fault model
  • Internal and boundary scan chains
  • Scan shift and capture violations
  • Major scan design-for-test rules concerning flip-flops, latches, and bi-directional/tri-state drivers
  • Understanding of digital IC logic design
  • Working knowledge of Verilog or VHDL language
  • Familiarity with UNIX workstations running X-windows
  • Familiarity with vi, emacs, or other UNIX text editors
Course Outline
第一部分
  • Introduction to ATPG Test
  • Building ATPG Models
  • Running DRC
  • Controlling ATPG
第二部分
  • Minimizing ATPG Patterns
  • Writing ATPG Patterns
  • Pattern Validation
  • Diagnosis
  • Conclusion
第五階段 TetraMAX 2: DSMTest ATPG
TetraMAX 2: DSMTest ATPG
Overview
This workshop discusses at-speed faults and how to use TetraMAX for at-speed test. Topics include description, recommendation, and scripts of transition, small-delay defect, and path-delay fault model ATPG. Also covered are the Onchip Clock Controller (OCC) flow, which leverages the PLL fast clocks, and using PrimeTime to generate the necessary data for at-speed test.
Hands-on labs follow each training module, allowing you to apply the skills learned in lecture. Labs include: using PrimeTime to generate the necessary files for at-speed ATPG; generating the patterns for different fault models in Tetramax; and, finally, using VCS for simulating the patterns generated.
Objectives
At the end of this workshop the student should be able to:
  • Describe the need for At-Speed testing
  • List the At-Speed fault models available
  • Describe the two launch techniques for at-speed faults
  • Successfully edit a stuck-at SPF file to suit at-speed fault model
  • Define the timing exceptions
  • Automate the process of script generation for TetraMAX, using PrimeTime. This script will take care of the false and multi-cycle paths
  • Modify a given stuck-at fault model script to run for an at-speed fault model
  • State the steps required to merge transition and stuck-at fault patterns to reduce the overall patterns
  • Automatically create scripts that can be used in PrimeTime to perform test mode STA
  • Describe the SDD flow
  • Describe the flow needed to successfully use the PLL present in your design to give the at-speed clock during capture mode
  • State the steps needed to perform path-delay ATPG
  • Understand the fault classification in path-delay ATPG
Audience Profile
Engineers who use ATPG tools to generate patterns for different fault models.
Prerequisites
To benefit the most from the material presented in this workshop, you should: A. Have taken the TetraMAX 1 workshop. OR B. Possess knowledge in the following areas:
  • Scan Architecture and ATPG
  • Stuck-At fault model ATPG with TetraMAX
  • SPF file
Course Outline
Module 1
  • Introduction of At-Speed defects
  • Source of Test Escapes and chip failure
  • Requirements for At-Speed testing
  • Popular fault models for At-Speed testing
Module 2
  • Transition Fault model
  • Path Delay Fault model
  • At-Speed Fault Detection Method
  • Techniques to Launch and Capture a Fault
Module 3
  • STIL file
  • Modifications to STIL file for At-Speed testing
  • Generic Capture Procedures
Module 4
  • Timing Exceptions
  • Automated Way to Generate Timing Exceptions form PrimeTime
Module 5
  • TetraMAX Scripts for Transition ATPG
  • Design Guidelines
  • Flow Considerations and Requirements
  • Pattern Merging
  • Automated way to generate the scripts for PrimeTime to perform testmode STA
Module 6
  • What is a Small Delay Defect ATPG
  • How to use PrimeTime to Generate the Slack Data
  • ATPG Flow in TetraMAX
Module 7
  • Requirement of PLL for At-speed faults
  • The various clocks in PLL flow
  • Use QuickSTIL to generate the SPF
Module 8
  • TetraMAX scripts for Path Delay ATPG
  • Fault Classification for Path Delay Faults
  • Generating Paths for TetraMAX Using PrimeTime
  • Reconvergence Paths
  • Hazard Simulation
Module 9
  • Conclusion
  • Topics Covered
  • Fault model and Features of TetraMAX
  • Solvnet Resources
 

節(jié)假日、雙休日及晚上可致電值班電話:021-51875830
值班手機(jī):15921673576/13918613812


備案號:滬ICP備08026168號

.(2012年12月17日........,,,...........................................)...............................................................
在線客服
毛片网站在线看_天堂俺去俺来也www久久婷婷_日韩av免费网站_18性欧美xxxⅹ性满足_一区二区三区韩国免费中文网站 _性xx色xx综合久久久xx_999亚洲国产精
国产一区亚洲一区| 欧美性受xxxx黑人xyx| 国产一区二区成人久久免费影院| 99国产欧美另类久久久精品| 精品国产亚洲在线| 午夜精品成人在线| 97精品视频在线观看自产线路二| 日韩美女视频在线| 亚洲成人你懂的| 91麻豆视频网站| 国产精品色呦呦| 激情av综合网| 欧美成人女星排名| 日韩1区2区3区| 精品1区2区3区| 亚洲综合免费观看高清完整版在线| kk眼镜猥琐国模调教系列一区二区| 国产色91在线| 国产一区在线精品| 国产日本亚洲高清| 成人免费观看视频| 国产日韩欧美a| 国产成人午夜视频| 久久精品视频在线免费观看| 国产福利精品导航| 中文字幕第一区二区| 成人精品国产一区二区4080| 中文字幕精品综合| 波多野洁衣一区| 亚洲视频综合在线| 欧美亚洲图片小说| 亚洲成av人影院| 日韩一区二区高清| 国精产品一区一区三区mba视频| 欧美精品一区二区三区四区 | 图片区日韩欧美亚洲| 欧美系列亚洲系列| 日韩国产欧美在线视频| 欧美成人免费网站| 成人av在线看| 午夜影院在线观看欧美| 欧美成人精品3d动漫h| 国产成人亚洲综合a∨婷婷图片| 中文字幕不卡三区| 欧美四级电影在线观看| 麻豆精品在线看| 日本一区二区三区国色天香| 91久久精品国产91性色tv| 丝袜美腿高跟呻吟高潮一区| xnxx国产精品| 99re热视频这里只精品| 亚洲高清免费一级二级三级| 日韩欧美在线观看一区二区三区| 经典三级一区二区| 国产精品欧美一区二区三区| 7878成人国产在线观看| 国产精品正在播放| 夜夜精品视频一区二区| 欧美电影免费提供在线观看| 成人国产精品免费观看| 天天操天天色综合| 亚洲国产成人自拍| 欧美图区在线视频| 成熟亚洲日本毛茸茸凸凹| 亚洲一区二区三区在线| 久久久久免费观看| 欧美日韩一卡二卡三卡| 国产成人一级电影| 水野朝阳av一区二区三区| 国产欧美精品一区| 欧美电影影音先锋| 99精品视频中文字幕| 日韩国产欧美视频| 亚洲人午夜精品天堂一二香蕉| 日韩欧美久久一区| 欧美午夜不卡在线观看免费| 国产91综合网| 日韩电影在线免费观看| 成人欧美一区二区三区视频网页| 日韩欧美成人激情| 欧美日韩国产一级| 91免费视频网| 成人午夜电影网站| 国产一区二区伦理| 日韩 欧美一区二区三区| 一区二区三区四区av| 国产精品免费观看视频| 久久午夜电影网| 日韩欧美国产一区二区在线播放| 日韩精品自拍偷拍| 欧美视频一区二| 91丨porny丨首页| 国产美女娇喘av呻吟久久| 日韩主播视频在线| 亚洲国产日韩一区二区| 亚洲综合无码一区二区| 日韩理论在线观看| 国产精品美日韩| 中文一区一区三区高中清不卡| 日韩欧美视频一区| 日韩三级免费观看| 欧美精品亚洲一区二区在线播放| 色综合天天做天天爱| 99久久综合狠狠综合久久| 国产成人午夜精品影院观看视频| 国产一区二区三区| 国产一区二区剧情av在线| 久久av中文字幕片| 奇米色一区二区三区四区| 日韩精品一卡二卡三卡四卡无卡| 亚洲一区二区三区中文字幕| 亚洲综合在线视频| 亚洲宅男天堂在线观看无病毒| 亚洲天堂精品在线观看| 17c精品麻豆一区二区免费| 国产精品不卡一区| 亚洲精品视频在线观看免费| 亚洲天堂免费看| 亚洲自拍偷拍图区| 亚洲国产欧美日韩另类综合| 亚洲国产欧美另类丝袜| 亚洲第一激情av| 日韩福利电影在线观看| 老鸭窝一区二区久久精品| 国产综合久久久久久久久久久久| 韩国欧美国产一区| 国产成人亚洲综合色影视| av午夜精品一区二区三区| 色嗨嗨av一区二区三区| 欧美三级日韩在线| 欧美一区二区私人影院日本| 精品国产青草久久久久福利| 国产偷国产偷精品高清尤物| 国产精品美日韩| 亚洲成国产人片在线观看| 精品制服美女丁香| 99久久综合精品| 欧美久久一二区| 久久精品网站免费观看| 亚洲免费av在线| 爽好多水快深点欧美视频| 久久精品久久精品| 成人白浆超碰人人人人| 欧美性猛交xxxxxx富婆| 日韩欧美电影一区| 中文字幕制服丝袜成人av | 久久久亚洲精品石原莉奈| 久久久久久久久久久久久女国产乱| 亚洲国产电影在线观看| 怡红院av一区二区三区| 青青草国产精品97视觉盛宴| 国产在线精品免费av| 97久久超碰精品国产| 欧美一级黄色录像| 成人免费在线观看入口| 日韩二区在线观看| 99这里只有精品| 欧美日韩精品一区二区| 欧美一区二区久久| 亚洲天堂久久久久久久| 日韩电影在线一区| 一本久久综合亚洲鲁鲁五月天| 日韩一级视频免费观看在线| 国产精品传媒入口麻豆| 久久精品噜噜噜成人av农村| 91精品1区2区| 日本一区二区三区四区在线视频| 日韩中文字幕区一区有砖一区| 国精产品一区一区三区mba视频| 99精品在线观看视频| 精品国产亚洲在线| 亚洲成人第一页| 成人精品国产一区二区4080| 在线电影一区二区三区| 亚洲欧美综合色| 久久99九九99精品| 色婷婷av一区二区三区之一色屋| 日韩一区二区三| 无吗不卡中文字幕| 国产精品一二一区| 欧美性猛片aaaaaaa做受| 国产精品九色蝌蚪自拍| 国产一区二区三区久久久| 91精品久久久久久久久99蜜臂| 国产精品热久久久久夜色精品三区| 美女精品一区二区| 欧洲另类一二三四区| 丝袜脚交一区二区| 粉嫩av亚洲一区二区图片| 91精品国产综合久久久久久久 | 日本va欧美va精品发布| 99精品桃花视频在线观看| 国产日韩欧美在线一区| 日韩av在线播放中文字幕| 日本高清无吗v一区| 一区免费观看视频| 成人国产亚洲欧美成人综合网| 久久青草国产手机看片福利盒子| 婷婷开心激情综合| 在线观看www91|